

# Design and Performance Evaluation of Energy Efficient 8-Bit ALU at Ultra Low Supply Voltages Using FinFET with 20nm Technology

<sup>1</sup>V. Vijay\*, <sup>2</sup>P. Chandra Shekar, <sup>3</sup>Shaik Sadulla, <sup>1</sup>P. Manoja, <sup>1</sup>R. Abhinaya, <sup>1</sup>M. Rachana and <sup>1</sup>N. Nikhil <sup>1</sup>Department of Electronics and Communication Engineering, Institute of Aeronautical Engineering, Dundigal-500043, Hyderabad, Telengana, India

<sup>2</sup>Department of Electronics and Communication Engineering, MLR Institute of technology, Hyderabad-500043, Telengana, India

<sup>3</sup>Department of Electronics and Communication Engineering, KKR and KSR Institute of Technology And Sciences, Vinjanampadu, Guntur, Andhra Pradesh 522017, India

\*Corresponding author. E-mail: v.vijay@iare.ac.in

Article Info Volume 83 Page Number: 2520 - 2532 Publication Issue: May - June 2020

## cre

Abstract:

Since last few years, the tiny size of MOSFET, that is less than tens of nanometers, created some operational problems such as increased gate-oxide leakage, amplified junction leakage, high sub-threshold conduction, and reduced output resistance. To overcome the above challenges, FinFET has the advantages of an increase in the operating speed, reduced power consumption, decreased static leakage current is used to realize the majority of the applications by replacing MOSFET. By considering the attractive features of the FinFET, an ALU is designed as an application. In the digital processor, the arithmetic and logical operations are executed using the Arithmetic logic unit (ALU). In this chapter, power efficient 8-bit ALU is designed with Full adder (FA) and multiplexers composed of Gate diffusion input (GDI) which gained designer's choice for digital combinational circuit realization at minimum power consumption. The design is simulated using Cadence virtuoso with 20nm technology. Comparative performance analysis is carried out in contrast to the other standard circuits by taking the critical performance metrics such as delay, power, and power delay product (PDP), energy-delay product (EDP) metrics into consideration. Keywords: 8-bit ALU, EDP, FinFET, Full Adder, GDI, PDP, Static leakage current.

Article Received: 11August 2019 Revised: 18November 2019 Accepted: 23January 2020 Publication: 10 May2020

Article History

#### I. INTRODUCTION

The limits of the CMOS technology advancements, specifically, reduing the channel lenth of the MOS transistor, causing the inefficiency in realizing the optimized low power circuits at room temperature because of the 60mV/decade threshold swing swing limit. The published research content over the past few years in the literature convincing the FinFET as the most reliable device for the digital applications. The development and realization of CMOS technology based circuits at ultralow supply voltages fot the next level ICs is the current challenge for the design engineers. This chapter offers the circuit's

sensitivities and the collaborations with the evolving technology of FinFET, for realizing fundamental module of ALU. Primarily, at circuit level, FinFET based 1-bit and 8-bit ALUs blocks are realized and tested by considering the attractive features of FinFETs. The spectre models of Si FinFET is considered at 20nm technology for benchmarking and evaluating the performance metrics of proposed designs. The designs are capable of offering optimized power levels by maintaing the reliability at utmost levels in contrast to that of the standard designs based on CMOS. The FinFET based designs are attaining the great choice by shoing the



consistent metrics like increased logic swing, dimished glitches, condensed overshoots, etc.

The Very Large Scale Integration (VLSI) is the task of designing an Integrated circuit by clubbing thousands of transistors into one chip. The VLSI turned up in the year 1970 when the complex Semiconductor and Communication technologies were being emerged. The electronics industry achieved a considerable expansion over the last few decades, mainly because of the rapid promotions in the large scale integration technologies and the applications of system design. With the advantages of the VLSI designs, the implementation of ICs in communications, video and image processing has been rising. Even for no portable devices, power consumption is an essential criterion due to raising in the packaging and cooling costs along with reliability issues. Considering these problems, the primary challenge for the design engineers is inadequate, realization within a targeted power without compromising the performance requirement [1].

The tiny size of the MOSFET, less than tens of nanometers, created some operational problems such as high sub-threshold conduction which means; in the MOSFET, the applied voltage to gate terminal is to be decreased to maintain the reliability [2]-[4]. Then the threshold voltage which is to be applied to the MOSFET must also be reduced. As this threshold voltage is decreased possibly to a very great extent, the transistor will not be able to switch from the complete turn-off to complete turn-on state and vice versa. The rise of gate-oxide leakage refers to the gate oxide, serving as an insulator in between the channel and gate must be designed as thin as possible in order to elevate the conductivity of the channel and performance of the device when it is in ON state and to decrease the subthreshold leakage during OFF state of the device. The increased junction leakage means the design of junction becomes quite more difficult in smaller devices, leading to higher doping levels which lead to drain induced barrier lowering. And many more

drawbacks such as lower output resistance, lower transconductance.

The scaling of gate lengths to very short distances is possible with FinFET technology. FinFET-DGCMOS and conventional CMOS fabrication are similar to one another. except negligible disturbances, allows the participation of more efforts in the significant involvement of the yielding the applications. FinFET channel is a un-doped structure of smaller in size portion which is placed in a perpendicular direction to that of substrate terminal. Coulomb scattering is eliminated by un-doped channel because of faster mobility in FinFETs by the unwanted impurities [5]. The two gates of the FinFET are provided to control the short channel effects without aggressively scaling down the gateoxide thickness and increasing the channel doping density. In terms of the structure of FinFET, it is a double gate device, and the gates are formed at the vertical side of the fin using a thin gate oxide layer. Fin is a thin layer between the source and drain. FinFET reduces the levels of the leakage current and mitigates the short channel effects [6]. In this chapter, the reduction in power consumption by scaling down the size of a transistor in nanoelectronics with the help of FinFET is achieved. This chapter mainly focuses on the implementation of 8-bit ALU using FinFET with 20nm technology. ALU is the core part of the central processing unit and is a combinational digital electronic circuit which accomplishes all the logical and arithmetic operations. Arithmetic modules provide minimum energy consumption at extended reliability plays a crucial role in the die. Thereby, the design changes in the ALU reflect a significant effect on the overall performance of the whole processor. To meet the reduced energy consumption and increased speed of ALU, designs require arithmetic, circuit and system level methodologies involvement [7]. Even much of the logic styles viz. clock gating, frequency, and voltage scaling are producing the minimum power consumption applications, but few amongst those are offering improved power consumption factor with the optimized die size [9].



The emerging features in the new era of integrated circuit (IC) are driven with the modern days' technological advancements in the processing of silicon technology. With the revolutionary change in the realization of commercial ICs, the chip development foundries are producing the highly complex, enhanced reliability, minimum energy consumption, and more robustness processors. The central processing unit (CPU) is the basic module inside the microprocessor and composed with the ALU as a primary module. The key operations of the ALU are both arithmetic and logical operations. The arithmetic operations of addition, subtraction, multiplication and division are performed as addition, inverted addition, recursive addition, and recursive inverted addition, respectively. The majority of the addition operations in the digital system are formed using the full adder, and the major constraint in the full adder design is to

produce the circuits with minimum energy dissipation, less delay, energy efficiency in addition to reliability feature [10]. In contrast to the existed MOSFET designs, the novel innovation of FinFET models is considered to implement the full adder with the improved parameters of both device and energy efficiency. The 8-bit ALU is developed using Full adder and Multiplexers which are composed by using gate diffusion input (GDI) technique.

#### II. FinFET Characteristics and Modeling

FinFET has got the name as such because of the Field effect transistor (FET) with a structure that view as a set of fins when gazed. It consists of a conducting region, which mainly surrounded with the thin 'fin' structure and is built on silicon on insulator by which the name 'FinFET' is evolved. The device channel for effective conduction is calculated with the fin thickness.



(a) Shorted Gate FinFET ( $V_{fg} \neq V_{bg}$ ) (b) Independent Gate ( $V_{fg} \neq V_{bg}$ )

#### FinFET Models.

The FinFET is a non-planar device as shown in Fig. 1; double gate transistor, which is either a bulk Silicon-On-Insulator (SOI) or on Silicon Wafers [2]-[11]. This is importantly based on single gate transistor design. There are two different types of FinFET. They are Bulk FinFET and SOI FinFET. The critical characteristic of the FinFET is that it has a conducting channel that is bounded by a thin silicon fin [13]. This mainly forms the body of the device. These fins are nothing but the channel between the source and drain. The gate terminal is bounded around the channel. This lets the formation

of the several gate electrodes to reduce the leakage current and to improve the drive current [14]-[16].

The FinFET works the same as that of Conventional MOSFET. It operates in two modes: Enhancement mode and Depletion mode. The working characteristics are identical in both modes, but the only difference is that, in the enhancement mode, if no voltage is given to the gate terminal, it doesn't conduct whereas in the depletion mode, if the voltage is applied to the gate, it doesn't conduct. In the enhancement mode when the voltage is applied to the gate terminal, a parallel plate capacitor is



formed. The gate is made up of the oxide layer. The surface below the oxide layer is located between the source and drain. When a small amount of positive voltage is applied to the gate concerning the source, a depletion region is formed. This region is reversed to n-type by the applied positive voltage. Then a region is formed at the interface between Si and SiO2. This applied positive voltage attracts the electrons from the source terminal to the drain terminal. By this, an electron reach channel is formed. The flow of current starts by applying a voltage between the source and drain. This flow of current is dependent on the voltage applied to the gate.

The advantages and applications of FinFET are, it consumes very less power that allows higher integration levels [17]-[18]. It operates at the lower voltages as the threshold voltage given is less. The FinFET has passed the barrier of 20nm which was previously a barrier. The static leakage current has been reduced up to 90% when compared to that of traditional methods, and its operational speed has been increased up to 30% than non FinFET devices. Samsung Electronics has incorporated FinFET in its 14nm process. Along with Samsung, Apple, Intel Semiconductor and Taiwan Manufacturing Company (TSMC) are set to ship the 14nm technology, which is a benefit to all smartphones as it will speed with the phone.

# III. Proposed 8 Bit ALU Block Using FinFET Models

Apart from the traditional CMOS design, the GDI technique is another low power and area efficient technique [18]-[19]. The aim of the GDI technique is to improve the performance of logic circuits [20]-[21]. A common GDI cell comprises of four terminals. They are P (PMOS outer diffusion node), G (Common gate input for both PMOS and NMOS transistors), D (Common diffusion for both the transistors), N (NMOS outer diffusion node).

#### 3.1. GDI based Multiplexer

GDI based logic is used to implement 2:1 MUX as shown in Fig. 2, whose function is based on the use of a simple cell. When the select line is fed with '0' the output will be the data 'A.' And when select line is fed with '1' the output will be the data 'B.' The below truth table of Table 1 shows the functionality of the 2x1 Multiplexer.



2x1 Multiplexer.

Table 1. The truth table of 2x1 Multiplexer.

| Select line | $V_0 = \overline{S_0}A + S_0B$ |
|-------------|--------------------------------|
| $S_0$       | Y                              |
| 0           | А                              |
| 1           | В                              |

GDI based logic is to implement 4:1 MUX as shown in Fig. 3, whose function is based on the use of a simple cell. When the select line S0 is fed with '0' the output will be the data 'A' or 'C.' And when select line S1 is fed with '1' the output will be the data 'B' or 'D.' The below Table 2 shows the functionality of 4x1 MUX.



4x1 Multiplexer. Table 2. The truth table of 4x1 Multiplexer.



| Select line    |                       | Output                                                                                 |  |
|----------------|-----------------------|----------------------------------------------------------------------------------------|--|
| S <sub>0</sub> | <b>S</b> <sub>1</sub> | $V_0 = \overline{S_0 S_1} A + \overline{S_0} S_1 B + S_0 \overline{S_1} C + S_0 S_1 D$ |  |
| 0              | 0                     | А                                                                                      |  |
| 0              | 1                     | С                                                                                      |  |
| 1              | 0                     | В                                                                                      |  |
| 1              | 1                     | D                                                                                      |  |

### 3.2.11T Full Adder

A full adder is a fundamental requisite to design an ALU. The 11T methodology is used for developing Full Adder; this is another way of designing Full Adder to reduce power and delay. Full Adder is depicted in Fig. 4. This circuit operates at very low voltages such as less than 1V. This circuit is driven with a supply voltage of 0.9 (Vdd). The Input A is given to the gate of the terminal of p1, n1 and drain terminal of p2. Input B is applied to the gate terminals of the transistors p2 and n2 and the drain terminal of the n1. The passage of the signal occurs from gate to drain terminal during the ON condition of, and it became possible when the applied voltage (Vs) is higher to that of threshold voltage (Vth). That means the voltage is passed from gate to drain. So, when the Input A is high, it gives the signal applied to the terminal B. Full Adder is built using low power EX-OR gates and  $2 \times 1$  Multiplexer. The outputs of 'Sum' and 'carry' (Cout) are obtained from EX-OR and Multiplexer circuits, respectively. Additional transistor numbered as n6 takes minimum power as it is driven with the ultra-low mode in combination with the sub-threshold current. The voltage across the gate to source (V<sub>GS</sub>) become higher to that of threshold voltage (V<sub>TH</sub>) because of strong inversion region, and this leads to accumulating minority charge carriers by vanishing the majority charge carriers. The subthreshold current being generated because of leakage current by the deployment of minority charge carriers during the case of the weak inversion region of  $V_{TH}$  is greater than V<sub>GS</sub>. The required operation of the circuit is met with sufficient current which is gained from the subthreshold current at V<sub>DD</sub> value is lower than the  $V_{TH}$ . The resultant current gives the circuit to operate with ultra-low mode by consuming minimum power. Successful operation of 11T full adder is achieved with an additional transistor, n6 at the subthreshold mode. The whole operations of the circuit can be validated as shown in the Table 3.



Table 3. The truth table of 11T Full Adder.



| Input |   |     | Output |      |
|-------|---|-----|--------|------|
| Α     | В | Cin | Sum    | Cout |
| 0     | 0 | 0   | 0      | 0    |
| 0     | 0 | 1   | 1      | 0    |
| 0     | 1 | 0   | 1      | 0    |

| 0 | 1 | 1 | 0 | 1 |
|---|---|---|---|---|
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 0 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 |

3.3.1-Bit & 8- Bit ALU



Block Diagram of 1-Bit ALU. Table 4. 1-Bit ALU for the Inputs A=0, B=1, and C=1

| Select Lines |                | Onenation      | Output      |        |  |
|--------------|----------------|----------------|-------------|--------|--|
| $S_2$        | S <sub>1</sub> | S <sub>0</sub> | Operation   | Output |  |
| 0            | 0              | 0              | AND         | 0      |  |
| 0            | 0              | 1              | INCREMENT   | 1      |  |
| 0            | 1              | 0              | OR          | 1      |  |
| 0            | 1              | 1              | DECREMENT   | 0      |  |
| 1            | 0              | 0              | SUBTRACTION | 1      |  |
| 1            | 0              | 1              | XOR         | 0      |  |
| 1            | 1              | 0              | SUBTRACTION | 0      |  |
| 1            | 1              | 1              | ADDITION    | 1      |  |

For any input over the input terminals A, B and C the ALU perform arithmetic and logical operations depending on the input given over the select line. The ALU is a part of the processor that tackles all the arithmetic and logical operations as it is named. The truth table of Table 4 for the Fig. 5, shows the operations performed by the ALU depend on 3 Bit select line giving eight conditions. Let the input A is driven with logical '0', B with logical '1' and C with logical '1'. The Logical AND operation is performed when the select line S2 is fed with logical '0', S1 logical '0' and S0 as logical '0'. The ALU is INCREMENTED from its present state when the select line S2 is driven by logical '0', S1 with logical

'0' and S0 logical '1'. The operation Logical OR is implemented when S2 is fed with logical '0', S1 logical '1' and S0 as logical '0'. DECREMENT operation is carried out when select line S2 is fed with logical '0', S1 logical '1' and S0 with logical '1'. The SUBTRACTION operation turns up for the applied signal over select line S2 is logical '1', S1 is logical '0', S0 is logical '0'. For the Logical EX-OR operation the select line S2 is to be fed with logical '1', S1 logical '0' and S0 logical '1'. The Logical EX-NOR operation is accomplished when the select line S2 is fed with logical '1', S1 with logical '1' and S0 with a logical '0'. That which is last, the ADDITION operation is carried out for S2 is fed with logical '1', S1 with logical '1' and S0 with logical '1'.

For the 8-Bit ALU shown in Fig. 6, A, B, and C are Inputs of ALU. S0, S1 as S2 are 3-bit selection lines. F0 and F1 are Output of 1-bit ALU. F14 is the output of 8-Bit ALU, and F15 is carry obtained for last Full adder.





Block Diagram of 8-Bit ALU.

For any input over the input terminals A, B, and C, the ALU performs arithmetic and logical operations depending on the input given over the select line. The 8-bit ALU is obtained by cascading all 1-Bit ALU's [22]-[25]. The above block diagram shows the cascaded form of all 1-Bit ALU's. The carry which is obtained for the first Full adder's ALU is forwarded to the next Full adder's ALU. This process is continued to last ALU to form an 8-bit ALU.

# 1. Simulation Results and Experimental Findings of the Proposed Work

The circuit is shown in Fig. 2 and Fig. 3 are simulated using the Cadence virtuoso tool by considering the FinFET technology spectre files. The voltage applied to the proposed circuit is 600mv or 0.6 V which falls under the operating voltage range of the FinFET. The multiplexers are designed using Gate Diffusion Input (GDI) technique which is advantageous in the field of reducing the circuit area and the supply voltage. The output (Vout) is obtained depending on the selection lines (S), (S0) and (S1) for both the multiplexers. When (S) is given with 0V the input 'A' is passed to the output and when (S) is given with 0.6 V then 'B' is passed to the output. Similarly, when (S0) is applied with 0 V the input 'A' and 'C' are passed to the next level, for (S1) when applied with 0.6 V, input 'B' and 'D' is passed to the next level. Depending on data over terminal Vs1 the inputs 'A', 'B,' 'C' or 'D' as passed over the output terminal. The simulated output of Fig. 2 and Fig. 3 are shown in Fig. 7 and Fig. 8, respectively.



Simulated Response of 2x1 MUX shown in Fig. 2.



Simulated Response of 4x1 MUX shown in Fig. 3. Full Adder using 11T is shown in Fig. 4. Is simulated using the Cadence Virtuoso tool by considering the FinFET technology spectra files. Moreover, its simulated output is shown in Fig. 9. The 11T Full Adder operates in ultra-low mode by consuming minimum power. The voltage applied to the proposed circuit is 600mv or 0.6V. The Full T Adder is responsible for the three-bit addition, of whereas Half Adder can only add two bits and yr neglects the carry which is obtained. The input (C) is an added along with the bits with (A) and (B) which is of



Simulated Response of 11T Full Adder shown in Fig. 4.

The simulation of 1-Bit ALU shown in Fig. 5. is carried out and the simulated output is depicted in Fig. 10. The proposed circuit operates with a voltage of 0.6 V or 600mv. The response consists of eight different operations, which are the combination of arithmetic and logical operations and these operations depend on the input given over the selection lines (S0), (S1) and (S2). The (F0) is the output of the 1-Bit ALU as shown in Fig. 10. and (F1) is the input which is applied to the ALU during cascading.



Simulated Response of 1-Bit ALU shown in Fig. 5.

The above are the transient responses of 8 individual operations performed by the 1-Bit ALU. The ALU yields eight different operations in which four are arithmetic, and four are logical operations depending on the select line. The sub-figures in Fig. 11. shows the different operations of the 1-Bit ALU for the supply voltage of 0.6V. The role of selection line which is about three bit plays a vital role in delivering the output responses which are as follows.







May – June 2020 ISSN: 0193-4120 Page No. 2520 - 2532





Simulated Response of 1-Bit ALU shown in Fig. 6.

The Fig. 11(a) shows, Logical AND operation when the select line S2 is fed with logical '0', S1 logical **'**0' and S0as logical **'**0'. The ALU is INCREMENTED from its present state when the select line S2 is driven by logical '0', S1 with logical '0' and S0 logical '1' as shown in Fig. 11(g). The Logical OR Operation as shown in Fig. 11(b) is implemented when S2 is fed with logical '0', S1 logical '1' and S0 as logical '0'. The DECREMENT operation is carried out when select line S2 is fed with logical '0', S1 logical '1' and S0 with logical '1' as depicted in Fig. 11(h). As shown in Fig. 11(f) SUBTRACTION operation turns up for the applied signal over select line S2 is logical '1', S1 is logical '0', S0 is logical '0'. For the Logical EX-OR operation in Fig. 11(d) the select line S2 is to be fed with logical '1', S1 logical '0' and S0 logical '1'. The Logical EX-NOR operation is accomplished when the select line S2 is fed with logical '1', S1 with logical '1' and S0 with a logical '0' as shown in Fig. 11(c). Also, Fig. 11(e) shows the ADDITION operation is carried out for S2 is fed with logical '1', S1 with logical '1' and S0 with logical '1'.

The simulated output of 8-Bit ALU as shown in Fig. 12 is obtained by simulating the circuit shown in Fig. 6. The voltage applied to the proposed circuit is 0.6V. The same selection input is applied to all the 1-Bit cascaded ALU's along with the supply voltage. For the different inputs over the selection line, the



12.41

12.84 13.26 Time (us) 13.68 14.1

-50.0



proposed circuit performs eight different operations, including four arithmetic and four logical operations.



Transient Response of 8-Bit ALU shown in Fig. 6. Table 5 shows the obtained results by simulating the 8-bit ALU using FinFET in the cadence virtuoso tool. The 8-bit ALU is designed using Full adder and multiplexers. The key metrics of power, delay, PDP as well as EDP are analyzed for multiplexers, Full adder, 1-bit ALU and for 8-bit ALU.

Table 5. Analysis of Power, Delay, PDP and EDP.

| Design     | Power | Delay  | PDP               | EDP               |
|------------|-------|--------|-------------------|-------------------|
|            | (nW)  | (ns)   | (x10 <sup>-</sup> | (x10 <sup>-</sup> |
|            |       |        | <sup>18</sup> J)  | <sup>30</sup> Js) |
| Full adder | 3.6   | 0.0044 | 0.01584           | 0.069             |
| GDI based  | 9.9   | 0.0013 | 0.01287           | 0.016             |
| 2×1 MUX    |       |        |                   |                   |
| GDI based  | 19    | 8.1    | 153.9             | 1246590           |
| 4×1 MUX    |       |        |                   |                   |
| 1-Bit ALU  | 26.8  | 2.17   | 58.15             | 126198            |
| 8-Bit ALU  | 200   | 1.97   | 394               | 776180            |

The results show that the power consumed for the Full adder is 3.6nW, GDI based  $2\times1$  MUX, and GDI based  $4\times1$  MUX is 9.9nW and 19nW, respectively. For the 1-bit ALU it is 26.8nW and 8-bit ALU it is 0.2 $\mu$ W. The delay metrics calculated for Full adder is 4.4ps, GDI based  $2\times1$  MUX, and GDI based  $4\times1$  MUX is 1.3ps and 8.1ns, respectively. For the 1-bit ALU and 8-bit ALU, the delay metrics are 2.17ns and 1.97ns. The product of power and delay is the standard performance parameter which is taken into consideration when comparing standard circuits. The PDP for Full adder is  $15.84\times10^{-21}$ J, GDI based  $2\times1$  MUX is  $12.87\times10^{-21}$ J and GDI based  $4\times1$  MUX is  $153.9\times10^{-18}$ J, 1-bit ALU and 8-bit ALU are

 $58.15 \times 10^{-18}$ J and  $394 \times 10^{-18}$ J, respectively. The product of energy and delay is also another significant factor which is to be measured. The energy-delay product for Full adder is  $0.069 \times 10^{-30}$ Js, GDI based 2×1 MUX is 0.016Js, and GDI based 4×1is 124.659 \times 10^{-27}Js, 1-bit ALU and 8-bit ALU are 126.198 \times 10^{-27}Js and 776  $\times 10^{-27}$ Js, respectively.

### IV. Conclusion

In this chapter, the 8 bit ALU is designed using GDI based 4×1 & 2×1 multiplexers and a Full adder. As CMOS has some operational problems like short channel effects which include Drain-induced barrier lowering, high sub-threshold conduction, increased gate oxide leakage, increased junction leakage, lower output resistance. To overcome the above problems, CMOS is replaced with FinFET. ALU represents the fundamental building block of the central processing unit of a computer, and modern CPUs contains mighty and complex ALU. It performs arithmetic operations, which includes addition, subtraction, increment, decrement, and logical operations, which includes OR, AND, XOR and XNOR. The required gates for these operations are designed using FinFET, and a multiplexer performs logical operations. Here, the power consumption, circuit's delay, in addition to their PDP along with EDP are analyzed which gave the quite better values in terms of power and delay when compared to CMOS technology. The delay of 8-bit ALU is minimized to 1.97ns from 6.95ns and the power consumption reduced to 0.2µwatts from 32µwatts when compared to that of CMOS technology. The FinFET based circuit gave the required output by reducing the delay, power consumption at ultra-low supply voltages.

# References

- 1. Shiva Taghipour, and Rahebeh Niaraki Asli, "Aging comparative analysis of high-performance FinFET and CMOS flip-flops," *Microelectronics Reliability*, vol. 69, iss. 2, 2013, pp. 52–59.
- 2. Osama Abdelkader, Mohamed Mohie El-Din, Hassan Mostafa, Hamdy Abdelhamid, Hossam A. H. Fahmy,



Yehea Ismail, and Ahmed M. Soliman, "Technology Scaling Roadmap for FinFET-Based FPGA Clusters Under Process Variations," *Journal of Circuits, Systems and Computers*, vol. 27, iss. 4, 2018, pp. 1850056(1–32).

- Jain, and M. Saxena, "Optimization of leakage Current and leakage Power of FinFET Based 6T SRAM Cell," *International Journal of Engineering Technology, Management and Applied Sciences*, vol. 2, iss. 3, 2014, pp. 156–163.
- Vallabhuni Vijay and Avireni Srinivasulu, "A Novel Square Wave Generator Using Second Generation Differential Current Conveyor," *Arabian Journal for Science and Engineering* (Springer), Vol. 42, Iss. 12, 2017, pp. 4983-4990.
- X. Lin, Y. Wang, and M. Pedram, "Stack Sizing Analysis and optimization for FinFET Logic cells and circuits operating in the sub or near threshold regime," *15th International Symposium on Quality Electronic Design Santa Clara*, CA, USA, March 3-5, 2014, pp. 341–348.
- R. Hajare, C. Sunil, A.R.A. Kumar, P.R.S. Jain, and A.S. Sriram, "Performance Analysis of FinFET Based Inverter Circuit, NAND and NOR gate at 22nm and 14nm node technologies," *International Journal on Recent and Innovation trends in Computing and Communication*, vol. 3, iss. 5, 2015, pp. 2527–2532.
- D. Nirmal, P. Vijaya Kumar, and S. Jabaraj, "NAND Gate Using FinFET for Nano Scale Technology," *International Journal of Engineering Science and Technology*, vol. 2, iss. 5, 2010, pp. 1315–1358.
- 8. Vijay and Avireni Srinivasulu, "A DCCII Based Square Wave Generator With Grounded Capacitor," *in proceedings of the 2016 IEEE International Conference on Circuits, Power and Computing Technologies (IEEE ICCPCT-2016)*, Kumaracoil, India, March 18-19, 2016, pp.1-4.
- Aminul Islam, M. W. Akaram, and M. Hasan, "Energy Efficient and Process Tolerant Full Adder in Technologies Beyond CMOS," *Int. J. on Recent Trends in Engineering & Technology*, vol. 5, iss. 1, 2011, pp. 60–68
- 10. Alak Majumder, and Pritam Bhattacharjee, "Variation aware intuitive clock gating to mitigate

on-chip power supply noise," *International Journal of Electronics*. 2018, 105, 1487-1500.

- Wei Lim, Huei Chaeng Chin, Cheng Siong Lim, and Michael Loong Peng Tan, "Performance evaluation of 14nm FinFET-based 6T SRAM cell functionality for DC and transient circuit analysis," *Journal of Nanomaterials*, vol. 2014, pp. 1–8.
- 12. Vijay and Avireni Srinivasulu, "Grounded Resistor and Capacitor based Square Wave Generator using CMOS DCCII," *in proceedings of the 2016 IEEE International Conference on Inventive Computation Technologies (IEEE ICICT-2016)*, Coimbatore, India, August 26-27, 2016, pp. 79-82.
- A.N. Moulai Khatir, A. Bouazza, and B. Bouazza, "Corner Effects Sensitivity to Fin Geometry Variations in tri-gate SOI-FinFET," *Journal of Electronics Devices*, vol. 18, 2013, pp. 1549–1552.
- M. Onabjo, and J.S. Martinez, "Process Variation Challenges and Solutions Approaches," Analog circuit design for process variation-resilient systemson-a-chip, Springer, Boston, MA, 2012, pp. 9–30.
- 15. V. Vijay and Avireni Srinivasulu, "A square wave generator using single CMOS DCCII," *in proceedings of the 2013 IEEE International SoC Design Conference (IEEE ISoCC-2013)*, Busan, South Korea, November 17-19, 2013, pp. 322-325.
- 16. J.C. Liu, S. Mukhopadhyay, Y.F. Wang, Y.S. Tsai, S.C. Chen, J.H. Lee, R. Lu, Y.-H. Lee, and J. He, "A novel bit-level characterization methodology to benchmark the FinFET based SRAM performance under the influence of leakage current," *In 2017 IEEE International Electron Devices Meeting* (*IEDM*), San Francisco, CA, USA, 2017, pp. 12.5.1– 4.
- 17. Vinay Kumar, Ravindra kumar Shrivatava, and Madhav Mansukh Padaliya, "A Temperature Compensated Read Assist for Low Vmin and High Performance High Density 6T SRAM in FinFET Technology," 2018 31st International Conference on VLSI Design and 2018 17th International Conference on Embedded Systems (VLSID), Pune, India, Jan. 6-10, 2018, pp. 447–448.
- 18. V. Vijay and Avireni Srinivasulu, "Tunable Resistor and Grounded Capacitor Based Square Wave



Generator Using CMOS DCCII," *International J. Control Theory and Applications*. 2015, 8, 1–11.

- 19. D. Akshay, K. Abhilash, and K.D. Sandeep, "Design and Implementation of Area Optimized ALU Using GDI Technique," *International Journal of Innovative Research in Electrical, Electronics, Instrumentation and Control Engineering*, vol. 2, iss. 3, 2014, pp. 1169–1172.
- Anagh Deshpande, and T. Vigneswaran, "Design of Arithmetic and Logic Unit (ALU) Using Subthreshold Adiabatic Logic for Low-Power Application," VLSI Design: Circuits, Systems and Applications, Springer, Singapore, 2018, pp. 201– 209.
- Vallabhuni Vijay and Avireni Srinivasulu, "A low power waveform generator using DCCII with grounded capacitor," *Int. J. Public Sector Performance Management*. 2019, 5, 134–145.
- T.E. Rani, M.A. Rani, R. Rao, "AREA optimized low power arithmetic and logic unit," 2011 3rd IEEE international conference on Electronics Computer Technology (ICECT), Kanyakumari, India, April 8-10, 2011, pp. 224–228.
- Polani Rahul, Korada Prudhvi Raj, and S. Umadevi, "8-Bit Asynchronous Wave-Pipelined Arithmetic Logic Unit," *Nanoelectronic Materials and Devices*, Springer, Singapore, 2018, pp. 233–243.
- 24. Vallabhuni Vijay, V. Siva Nagaraju, M. Sai Greeshma, B. Revanth Reddy, U. Suresh Kumar, and, C. Surekha, "A Simple and Enhanced Low-Light Image Enhancement Process Using Effective Illumination Mapping Approach," Lecture Notes in Computational Vision and Biomechanics, Cham, Switzerland. 2019, 975–984.
- 25. P. Ghosh, T. Saha, and B. Kumari, "Aspects of Low-Power High-Speed CMOS VLSI Design: A Review," *Industry Interactive Innovations in Science, Engineering and Technology*, Springer, Singapore, 2018, pp. 385–394.
- 26. Roopa Satyanarayan Basutkar, Tenzin Tsundue, Hema Siva, Anju Rose, Sivasankaran Ponnusankar. "Vitamin D Supplementation in Patients with Iron Deficiency Anaemia: A Systematic Review and a Meta-Analysis." Systematic Reviews in Pharmacy 10.1 (2019), 1-10. Print. doi:10.5530/srp.2019.1.1

27. Prasad, D.S., Kabir, Z., Dash, A.L., Das, B.C.Prevalence and risk factors for metabolic syndrome in Asian Indians: A community study from urban Eastern India(2012) Journal of Cardiovascular Disease Research, 3 (3), pp. 204-211. DOI: 10.4103/0975-3583.98895

### About the Authors

Vallabhuni Vijay received the B.Tech degree in electronics and communication engineering from Jawaharlal Nehru Technological University. Kakinada in 2009, M.Tech degree in VLSI design from Vignan's Foundation for Science, Technology & Research, Vadlamudi in 2011, Ph.D degree from Vignan's Foundation for Science, Technology & Research, Vadlamudi in 2017. He worked as an Assistant Professor in the Department of Electronics Communication Engineering, Vignan's & Foundation for Science, Technology & Research, Vadlamudi, India in 2011. He worked as an Assistant Professor in the Department of Electronics & Communication Engineering, Vignan's LARA Institute of Technology & Science, Vadlamudi, India in 2017. He is presently working as an associate professor in the Department of Electronics & Communication Engineering at Institute of Aeronautical Engineering, Dundigal, India. His research interests include Nanoelectronics, low power circuit design, carbon nano tubes, FinFET. e-mail: v.vijay@iare.ac.in

Chandra Shaker Pittala was born in Godavari Khani, A.P., India, in 1986. He received B.Tech Electronics Communication degree in and Engineering from Jawaharlal Nehru Technological University, Hyderabad, T.S. India, in 2007, M.E. degree in Wireless Communication Engineering from Birla Institute of Technology, Mesra, Ranchi, India in 2010 and Ph.D. degree from the Vignan's Foundation for Science, Technology and Research (Deemed to be University), Vadlamudi, A.P, India in 2016. He worked as a Assistant Professor in the Department of Electronics & Communication Engineering, Sri Chaitanya College of Engineering



and Technology, Karimnagar, T.S, India and Vignans lara institute of technology, Vadlamudi, A.P, India. He is currently working as an Associate Professor, Department of Electronics and Communication Engineering, M.L.R Institute of Technology, Dundigal, Hyderabad-500055, India. His research main interest aims at VLSI design, analog and digital integrated circuits and Oscillators. e-mail: chandu.p4u@gmail.com

Sadulla Shaik received the B.Tech. degree in Electrical and Electronics Engineering from V.T.U., Belgaum, Karnataka, India, in 2003, M.E, degree in Applied Electronics, from ANNA University Tamilnadu, India in 2005, and Ph.D, degree in VLSI, from Acharya Nagarjuna University Guntur, India in 2018. He is presently working as a professor & Head, in the Department of Electronics & Communication Engineering at KKR AND KSR Institute Technology Sciences, of And Vinjanampadu. His research interests include Tunnel **FETs** with circuit co-design for ultra-low power/energy efficient circuit design. e-mail: sadulla09@gmail.com

Manoja Putta was born in Suryapet, T.S, India in 1997. She received the B.Tech degree in electronics and communication engineering from Institute of Aeronautical Engineering, Dundigal, in 2018. She is presently pursuing her MS at the University of Alabama, Tuscaloosa, Alabama, US. e-mail: puttamanoja@gmail.com

**Abhinaya Rallabhandy** was born in Hyderabad, T.S, India in 1997. She received the B.Tech degree in electronics and communication engineering from Institute of Aeronautical Engineering, Dundigal, in 2018. She is currently working as a senior associate, IVY COMPTECH, Hyderabad, India.

e-mail: rallabhandy.abhinaya994@gmail.com

**Rachana Merugu** was born in Warangal, T.S, India in 1997. She received the B.Tech degree in electronics and communication engineering from Institute of Aeronautical Engineering, Dundigal, in 2018. She is currently working as a senior software engineer, Capgemini, Hyderabad, India. e-mail: merugurachana1997@gmail.com

**Nikhil Nakka** was born in Ambajipeta, A.P, India in 1996. He received the B.Tech degree in electronics and communication engineering from Institute of Aeronautical Engineering, Dundigal, in 2018. He is currently working as a Quality specialist, Amazon, Hyderabad, India.

e-mail: n.nikhil020296@gmail.com